Created
September 16, 2016 08:19
-
-
Save toyowata/90fec26edb34b08d95749b1f2fdf124f to your computer and use it in GitHub Desktop.
Fix gpio_irq_api.c for LPC11U68
This file contains hidden or bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
/* mbed Microcontroller Library | |
* Copyright (c) 2006-2013 ARM Limited | |
* | |
* Licensed under the Apache License, Version 2.0 (the "License"); | |
* you may not use this file except in compliance with the License. | |
* You may obtain a copy of the License at | |
* | |
* http://www.apache.org/licenses/LICENSE-2.0 | |
* | |
* Unless required by applicable law or agreed to in writing, software | |
* distributed under the License is distributed on an "AS IS" BASIS, | |
* WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. | |
* See the License for the specific language governing permissions and | |
* limitations under the License. | |
*/ | |
#include <stddef.h> | |
#include "cmsis.h" | |
#include "gpio_irq_api.h" | |
#include "mbed_error.h" | |
#if DEVICE_INTERRUPTIN | |
#define CHANNEL_NUM 8 | |
#define LPC_GPIO_X LPC_PINT | |
#define PININT_IRQ PIN_INT0_IRQn | |
static uint32_t channel_ids[CHANNEL_NUM] = {0}; | |
static gpio_irq_handler irq_handler; | |
static inline void handle_interrupt_in(uint32_t channel) { | |
uint32_t ch_bit = (1 << channel); | |
// Return immediately if: | |
// * The interrupt was already served | |
// * There is no user handler | |
// * It is a level interrupt, not an edge interrupt | |
if ( ((LPC_GPIO_X->IST & ch_bit) == 0) || | |
(channel_ids[channel] == 0 ) || | |
(LPC_GPIO_X->ISEL & ch_bit ) ) return; | |
if ((LPC_GPIO_X->IENR & ch_bit) && (LPC_GPIO_X->RISE & ch_bit)) { | |
irq_handler(channel_ids[channel], IRQ_RISE); | |
LPC_GPIO_X->RISE = ch_bit; | |
} | |
if ((LPC_GPIO_X->IENF & ch_bit) && (LPC_GPIO_X->FALL & ch_bit)) { | |
irq_handler(channel_ids[channel], IRQ_FALL); | |
LPC_GPIO_X->FALL = ch_bit; | |
} | |
LPC_GPIO_X->IST = ch_bit; | |
} | |
void gpio_irq0(void) {handle_interrupt_in(0);} | |
void gpio_irq1(void) {handle_interrupt_in(1);} | |
void gpio_irq2(void) {handle_interrupt_in(2);} | |
void gpio_irq3(void) {handle_interrupt_in(3);} | |
void gpio_irq4(void) {handle_interrupt_in(4);} | |
void gpio_irq5(void) {handle_interrupt_in(5);} | |
void gpio_irq6(void) {handle_interrupt_in(6);} | |
void gpio_irq7(void) {handle_interrupt_in(7);} | |
int gpio_irq_init(gpio_irq_t *obj, PinName pin, gpio_irq_handler handler, uint32_t id) { | |
// PINT only supprt PIO0_*, PIO1_* and from PIO2_0 to PIO0_7 interrupt | |
if (pin >= P2_8) return -1; | |
irq_handler = handler; | |
int found_free_channel = 0; | |
int i = 0; | |
for (i=0; i<CHANNEL_NUM; i++) { | |
if (channel_ids[i] == 0) { | |
channel_ids[i] = id; | |
obj->ch = i; | |
found_free_channel = 1; | |
break; | |
} | |
} | |
if (!found_free_channel) return -1; | |
/* Enable AHB clock to the PIN, GPIO and IOCON domain. */ | |
LPC_SYSCON->SYSAHBCLKCTRL |= ((1 << 19) | (1 << 16) | (1 << 7)); | |
/* Generates offset for each port */ | |
uint32_t offset; | |
switch ((pin >> PORT_SHIFT) & 0x3) { | |
case 0: offset = 0; break; | |
case 1: offset = 24; break; | |
case 2: offset = 56; break; | |
} | |
LPC_SYSCON->PINTSEL[obj->ch] = (offset + ((pin >> PIN_SHIFT) & 0x1F)); | |
// Interrupt Wake-Up Enable | |
LPC_SYSCON->STARTERP0 |= (1 << obj->ch); | |
LPC_GPIO_PORT->DIR[(pin >> PORT_SHIFT) & 0x3] &= ~(1 << ((pin >> PIN_SHIFT) & 0x1F)); | |
void (*channels_irq)(void) = NULL; | |
switch (obj->ch) { | |
case 0: channels_irq = &gpio_irq0; break; | |
case 1: channels_irq = &gpio_irq1; break; | |
case 2: channels_irq = &gpio_irq2; break; | |
case 3: channels_irq = &gpio_irq3; break; | |
case 4: channels_irq = &gpio_irq4; break; | |
case 5: channels_irq = &gpio_irq5; break; | |
case 6: channels_irq = &gpio_irq6; break; | |
case 7: channels_irq = &gpio_irq7; break; | |
} | |
NVIC_SetVector((IRQn_Type)(PININT_IRQ + obj->ch), (uint32_t)channels_irq); | |
NVIC_EnableIRQ((IRQn_Type)(PININT_IRQ + obj->ch)); | |
return 0; | |
} | |
void gpio_irq_free(gpio_irq_t *obj) { | |
channel_ids[obj->ch] = 0; | |
LPC_SYSCON->STARTERP0 &= ~(1 << obj->ch); | |
} | |
void gpio_irq_set(gpio_irq_t *obj, gpio_irq_event event, uint32_t enable) { | |
unsigned int ch_bit = (1 << obj->ch); | |
// Clear interrupt | |
if (!(LPC_GPIO_X->ISEL & ch_bit)) | |
LPC_GPIO_X->IST = ch_bit; | |
// Edge trigger | |
LPC_GPIO_X->ISEL &= ~ch_bit; | |
if (event == IRQ_RISE) { | |
if (enable) { | |
LPC_GPIO_X->IENR |= ch_bit; | |
} else { | |
LPC_GPIO_X->IENR &= ~ch_bit; | |
} | |
} else { | |
if (enable) { | |
LPC_GPIO_X->IENF |= ch_bit; | |
} else { | |
LPC_GPIO_X->IENF &= ~ch_bit; | |
} | |
} | |
} | |
void gpio_irq_enable(gpio_irq_t *obj) { | |
NVIC_EnableIRQ((IRQn_Type)(PININT_IRQ + obj->ch)); | |
} | |
void gpio_irq_disable(gpio_irq_t *obj) { | |
NVIC_DisableIRQ((IRQn_Type)(PININT_IRQ + obj->ch)); | |
} | |
#endif |
Sign up for free
to join this conversation on GitHub.
Already have an account?
Sign in to comment